

**PAGE:1 OF 40** 

# **TABLE OF CONTENTS**

| 1. GENERAL SO  | COPE                                                               | 5  |
|----------------|--------------------------------------------------------------------|----|
| 1.1            | Mark anical Occasion                                               | -  |
| 1.1.<br>1.1.1. | Mechanical OverviewDC Input Connector                              |    |
| 1.1.1.         | Handle Retention Mechanism                                         |    |
|                |                                                                    |    |
| 1.2.           | Buzzer Sound and Identification                                    | 7  |
| 1.3.           | Enviornmental Requirements                                         |    |
| 1.3.1.         | Temperature and Humidity Requirements                              |    |
| 1.3.2.         | Altitude Requirements                                              |    |
| 1.3.3.         | Vibration and shock Requirements                                   |    |
| 1.3.4.         | Airflow Requirements                                               |    |
| 1.3.5.         | Acoustic Requirements                                              | 9  |
| 2. ELECTRICAI  | L PERFORMANCE                                                      | 9  |
| 2.1.           | Power Input Specification                                          | 9  |
| 2.1.1.         | Power Bus and Signal Connector                                     |    |
| 2.1.2.         | Power Inlet connector                                              | 9  |
| 2.1.3.         | Input voltage and frequency specification for the Power Module     | 10 |
| 2.1.4.         | Input current for the Power Module                                 | 10 |
| 2.1.5.         | Line Fuse                                                          |    |
| 2.1.6.         | Line inrush                                                        |    |
| 2.1.7.         | Input Power Factor Correction (only AC input for the Power Module) |    |
| 2.1.8.         | Line dropout                                                       | 11 |
| 2.1.9.         | Efficiency                                                         |    |
| 2.1.10.        | Suspeceptibility Requirements                                      |    |
| 2.1.10.1.      | Electrical Discharge Susceptibility                                |    |
| 2.1.10.2.      | Fast Transient/Burst                                               |    |
| 2.1.10.3.      | Radiated Immunity                                                  |    |
| 2.1.10.4.      | Surge Immunity                                                     |    |
| 2.1.10.5.      | AC Line Transient Specification                                    |    |
| 2.1.10.6.      | AC line fast transient (EFT) specification                         |    |
| 2.1.11.        | Power Recovery                                                     |    |
| 2.1.12.        | Voltage Brown Out                                                  |    |
| 2.1.13.        | Line Leakage Current                                               |    |
| 2.2.           | DC output voltages                                                 |    |
| 2.2.1.         | Grounding                                                          | 13 |
| 2.2.2.         | Output rating                                                      |    |
| 2.2.3.         | Remote Sense                                                       |    |
| 2.2.4.         | Auxilary Output (Standby)                                          |    |
| 2.2.5.         | No load operation                                                  |    |
| 2.2.6.         | Peak load operation                                                |    |
| 2.2.7.         | Voltage Regulation                                                 |    |
| 2.2.8.         | Ripple and Noise Regulation                                        |    |
| 2.2.9.         | Dynamic loading                                                    |    |
| 2.2.10.        | Capacitive load                                                    |    |
| 2.2.11.        | Maximum load change                                                |    |
| 2.2.12.        | Close loop stability                                               |    |
| 2.2.13.        | Residual Voltage Immunity in Standby mode                          |    |
| 2.2.14.        | Common Mode Noise                                                  | 16 |



| MODEL NO: Y  | <u>TH-5151E OPTION BR SPECIFICATION</u>                                        | PAGE:2 OF 40  |
|--------------|--------------------------------------------------------------------------------|---------------|
| 2.2.15.      | Soft starting                                                                  | 16            |
| 2.2.16.      | Hot Swap Requirements                                                          |               |
| 2.2.17.      | Load sharing control                                                           |               |
| 2.2.17.      |                                                                                |               |
| <i>2.3.</i>  | Timing Requirements                                                            | 17            |
| 2.3.1.       | Output Voltage Timing                                                          | 17            |
| 2.3.2.       | Overshoot                                                                      |               |
| 2.3.3.       | Undershoot                                                                     |               |
| 2.3.4.       | Temperature coefficient                                                        |               |
| 2.5.1.       | •                                                                              |               |
| 2.4.         | Control and Indicator functions                                                | 19            |
| 2.4.1.       | PSON# Input Signal (Power supply enable)                                       | 19            |
| 2.4.2.       | PSKILL# Input Signal                                                           |               |
| 2.4.3.       | Power OK (PG or PWOK) Output Signal                                            |               |
| 2.4.4.       | SMBAlert# (PSAlert) Output Signal Pin                                          |               |
| 2.4.4.1.     | Smart Ride-Through (SmaRT)                                                     |               |
| 2.4.4.2.     | Thermal CLST                                                                   |               |
| 2.4.5.       | Power Distribution Board Fail (B/P Fail) Input Signal Pin                      |               |
| 2.4.3.       | rower Distribution board ran (b/r ran) input signal rin                        |               |
|              | circuits                                                                       |               |
| 3.1.         | Over Voltage Protection (OVP <sub>main</sub> & OVP <sub>auxilary AR</sub> )    |               |
| 3.2.         | Over Current and Short Circuit Protection (OCP/SCP $_{main}$ & OCP/SCP $_{al}$ | uxilary AR)23 |
| 3.3.         | Over Temperature Protection (OTP <sub>AR</sub> )                               | 24            |
| 3.4.         | Fan Failure Protection <sub>AR</sub>                                           | 24            |
| 4. Power Sup | ply Management                                                                 | 24            |
| 4.1.         | Hardware Layer                                                                 | 24            |
| 4.1.1.       | Capancitance for SMBus                                                         | 25            |
| 4.1.2.       | I2c Bus noise requirement                                                      | 25            |
| 4.1.3.       | Pull Ups                                                                       |               |
|              | •                                                                              |               |
| 4.2.         | Power Supply Management Controller (PSMC)                                      |               |
| 4.2.1.       | Related Documents                                                              |               |
| 4.2.2.       | Data Speed                                                                     |               |
| 4.2.3.       | Bus Errors                                                                     |               |
| 4.2.4.       | General Call Address                                                           | 26            |
| 4.2.5.       | Group Command                                                                  | 26            |
| 4.2.6.       | Extended Command                                                               | 26            |
| 4.2.7.       | Write Protection (WP)                                                          | 27            |
| 4.2.8.       | Firmware Updates                                                               | 27            |
| 4.2.9.       | Sensor Accuracy                                                                |               |
| 4.2.10.      | PSMC Sensors                                                                   |               |
|              |                                                                                |               |
| 4.3.         | Power Supply Field Replacement Unit (FRU)                                      |               |
| 4.3.1.       | FRU Data                                                                       |               |
| 4.3.2.       | FRU Device protocol                                                            | 29            |
| 4.3.3.       | FRU Data Format                                                                | 29            |
| 5. ENVIRONM  | IENTAL                                                                         | 30            |
| 5.1.         | Temperature                                                                    | 30            |
| 5.2.         | Humidity                                                                       |               |
|              | -                                                                              |               |
| 5.3.         | Altitude                                                                       | 30<br>        |



| MODEL NO:             | YH-5151E OPTION BR SPECIFICATION                            | PAGE:3 OF 40 |
|-----------------------|-------------------------------------------------------------|--------------|
| 5.4.                  | Vibration                                                   | 30           |
| 5.5.                  | Mechanical Shock                                            | 30           |
| 5.6.                  | Thermal shock (Shipping)                                    | 30           |
| 5.7.                  | Catastrophic Failure                                        | 30           |
| 5.8.                  | EMI                                                         | 30           |
| 5.9.                  | Magnetic Leakage Fields                                     | 31           |
| 5.10.                 | Voltage Fluctuations and Flicker                            | 31           |
| 6. REGULAT            | ΓORY Requirements                                           | 31           |
| 6.1.                  | Product Safety Compliance                                   | 31           |
| 6.2.                  | Product EMC Compliance – Class B Compliance                 | 31           |
| <i>6.3.</i><br>6.3.1. | Maximum Leakage current to groundHi-pot                     |              |
| 6.4.                  | Electrostatic Discharge (ESD)                               | 31           |
| 6.5.                  | Certifications / Registrations/ Declerations                | 32           |
| 6.6.<br>6.6.1.        | Comonent Regulation RequirementsProduct Ecology Requirement |              |
|                       |                                                             |              |
| 7. Reliabili          | ty / Waranty / Service                                      | 32           |
| 7.1.                  | Component De-rating                                         | 32           |
| 7.2.                  | Component Life requirement                                  | 33           |
| 7.3.                  | Mean Time between Failures (MTBF)                           | 33           |
| 7.4.                  | Warranty                                                    | 33           |
| 7.5.                  | Serviceability                                              | 33           |
| 8. MISCELL            | ANEOUS                                                      | 33           |
| 8.1.                  | Marking                                                     |              |
| 8.1.1.<br>8.1.2.      | Model labelFirmware ID Label (FW ID)                        |              |
| 8.2.                  | Outline Dimensions                                          |              |
|                       |                                                             |              |
| 9. PSMC Int           | erface (PMBus - FW ID P20000)                               | 36           |
| 9.1.                  | Data Formats                                                | 36           |
| 9.2.                  | Power Sensors                                               |              |
| 9.2.1.<br>9.2.2.      | VOUT_MODESensor Averaging                                   |              |
| 9.3.                  | Thermal management                                          |              |
| 9.4.                  | Status commands                                             |              |
| 9.5.                  | Limit commands                                              |              |
| 9.5.1.                | Default Limits for System Controllable Limits               | 38           |
| 9.5.2.                | Manufacturer Controlled Limits                              | 38           |



| MODEL NO: Y   | YH-5151E OPTION BR SPECIFICATION   | PAGE:4 OF 40 |
|---------------|------------------------------------|--------------|
| 9.6.          | Faults and Error Correction        | 38           |
| 9. <i>7</i> . | Capability and inventory reporting | 38           |
| 9.8.          | Write Protection(OPTION)           | 39           |
| 9.9.          | Interrupts                         | 39           |
| 9.10.         | Firmware upgrade                   | 39           |
| 10 REVISION   | LOG                                | 40           |
| TOTALLYISION  | 200                                |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |
|               |                                    |              |



**PAGE:5 OF 40** 

#### 1. GENERAL SCOPE

This specification describes the performance characteristic of a 150W DC-DC switching power distribution board (PDB) with a +12V main DC input and a (5vsb) auxiliary input. The PDB will switch into 3.3V and 5V main output and distribute 12V along with 5Vsb auxiliary. The PDB shall be able to operate with a single power supply module, or in a N+1 parallel hot-plug able operation with active load sharing in a N+1 redundant configuration. Mixed operation of different input type power modules (AC-DC and DC-DC) is allowed.

## 1.1. Mechanical Overview

The physical size of the PDB enclosure is intended to accommodate power supplies with a power range of up to 150watts. The physical size is 40mm x 106mm x 205mm (height x width x length).

The power supply, which mates into this PDB, shall have a card edge for the DC outputs and signal pins, mating with Molex LPH series connector.

Input power plugs directly into the external face of the power supply module.

Figure 1 - PDB Dimension





**PAGE:6 OF 40** 

# 1.1.1. DC Input Connector

The power supply shall have a card edge to mate with the Molex Low Profile Hybrid (LPH) Interconnect system. The Matting connector at PDB side is Molex PN 45984-4343 or equivalent.

Figure 2 - Card Edge Pin out Location



- P1~4,: Power Circuits
- S1  $\sim$  S24: Signal Circuits

Table 1 - Card Edge Pin Out Definition

| Pin Name  | Signal Name       | Function                                        |
|-----------|-------------------|-------------------------------------------------|
| P1 Bottom | RTN GND           | +12V return                                     |
| P2 Bottom | Main_output       | +12V                                            |
| РЗ Тор    | RTN GND           | +12V return                                     |
| P4 Top    | Main_output       | +12V                                            |
| S1        | Main_output Sense | +12VS                                           |
| S2        | GND Sense         | +12V RTN Sense                                  |
| S3        | +MO IS            | +12V Main output Current share bus              |
| S4        | SMB_Alert TTL     | SMB_Alert for failure notification              |
| S5        | SDA               | I2c Data signal                                 |
| S6        | SCL               | I2c Clock signal                                |
| S7        | + PS_Kill         | In order to switch of the Main output (shorter) |
| S8        | PSON#             | Power enable input                              |
| S9        | PWOK              | Pwr OK output                                   |
| S10       | A1                | I2c address bit 1                               |
| S11       | Stby_Output       | (5Vsb)                                          |
| S12       | Stby_Output       | (5Vsb)                                          |
| S13       | reserved          | reserved                                        |
| S14       | Present#          | Power supply present                            |
| S15       | A0                | I2c address bit 0                               |
| S16       | A2                | I2c address bit 2 (DGND, as 1+1 only)(NC)       |
| S17       | Vs                | Reserved for Factory use (+15Vcc)               |
| S18       | EEPROM_WP         | EEPROM write protection                         |
| S19       | Input_OK#         | Input present signal(NC)                        |
| S20       | grRD#             | Green Redundancy input                          |
| S21       | PDB-Fail#         | PDB Fail                                        |
| S22       | Vs                | Reserved for factory use (NC)                   |
| S23       | Stby_Output       | (5Vsb)                                          |
| S24       | Stby_Output       | (5Vsb)                                          |



**PAGE:7 OF 40** 



#### 1.1.2. Handle Retention Mechanism

The power supply module shall have a handle to assist extraction. The module shall be able to be inserted and extracted without the assistance of tools. The power supply shall have a retention mechanism, which retains the power supply into the PDB cage or enclosure during all mechanical shock (50G) and vibration testing. The handle shall protect the operator from any burn hazard through the use of Industrial designed plastic handle or equivalent approved material.

## 1.2. Buzzer Sound and Identification

The PDB shall have a Buzzer for indication of the power system status.

The buzzer is driven by an internal circuitry and should sound in an N+1 configuration even without AC power. The Buzzer function can be switched off by hardware or I2C command.

Connector for disabling Buzzer is: TDB

I2C command for disabling Buzzer is: TDB

The BUZZER TYPE: TDB or equal.

Table 2 - Buzzer Status Information

| Power system condition            | PDB Buzzer     |
|-----------------------------------|----------------|
| No AC power to all PSU            | OFF            |
| No AC power to one PSU only       | 0.5Hz buzzing  |
| AC present/only standby output on | OFF            |
| Power supply DC output ON and OK  | OFF            |
| One power module failure          | 1Hz buzzing    |
| PDB fail                          | Steady buzzing |

# 1.3. Enviornmental Requirements

The PDB shall operate within all specified limits over specified conditions in 2.3. The defined operation condition includes temperature, humidity, altitude, shock and vibration.



**PAGE:8 OF 40** 

# 1.3.1. Temperature and Humidity Requirements

The PDB shall operate within all specified limits over  $T_{op}$  temperature range and specified humidity Range. All airflow shall pass through the PDB and not over the exterior surfaces of the PDB cage.

The power supply shall withstand thermal storage specified in T<sub>non-OP</sub> without any damage.

**Table 3 - Temperature Requirements** 

| Item                | Description                                  | MIN | MA<br>X | PEAK w. de-rating | Unit   |
|---------------------|----------------------------------------------|-----|---------|-------------------|--------|
| $T_{OP}$            | Operating temperature range.                 | -5  | 50      |                   | °C     |
| ΔΤ                  | Max temperature rise across power supply     |     | 15      |                   | °C     |
| T <sub>non-OP</sub> | Non-Operating temperature range.             | -40 | 70      | 85                | °C     |
| $T_{\Delta\_chang}$ | Rate of temperature change.                  |     | 10      |                   | °C/hrs |
| H <sub>OP</sub>     | Operating humidity range, non condensing     |     | 85      |                   | %      |
| H <sub>non-OP</sub> | Non-Operating humidity range, non condensing |     | 95      |                   | %      |

# 1.3.2. Altitude Requirements

The PDB shall operate within all specified limits over  $A_{op}$  Altitude range. The change pressure condition shall not harm the PDB and the operation within specified regulations shall be assured.

The PDB shall withstand Altitude storage specified in A<sub>non-OP</sub> without any damage.

**Table 4 - Altitude Requirements** 

| Item    | Description                   | MIN | MAX    | Unit |
|---------|-------------------------------|-----|--------|------|
| AOP     | Operating Altitude range.     | 0   | 5,000  | m    |
| Anon-OP | Non-Operating Altitude range. | 0   | 15,000 | m    |

# 1.3.3. Vibration and shock Requirements

The PDB shall operate within all specified limits over Gop Shock Vibration range.

The PDB shall withstand Shock Vibration storage specified in  $G_{\text{non-OP}}$  without any damage.

**Table 5 - Shock Vibration Requirements** 

| Item                | Description                          | MIN       | MAX       | Unit               |
|---------------------|--------------------------------------|-----------|-----------|--------------------|
| G <sub>OP</sub>     | Operating Shock Vibration range.     | 0.01@10Hz | 0.02@20Hz | G <sup>2</sup> /Hz |
| G <sub>non-OP</sub> | Non-Operating Shock Vibration range. | 0.02@20Hz | 0.02@1kHz | G <sup>2</sup> /Hz |
| S <sub>OP</sub>     | Acceleration Shock while operation.  |           | 10        | G                  |
| S <sub>non-OP</sub> | Acceleration Shock non-operation     |           | 50        | G                  |

# 1.3.4. Airflow Requirements

The PDB shall be passively cooled through the air flow provided by the power module. The airflow direction shall be in either direction (inside out, pulling or outside in, pushing).

All airflow shall pass through the PDB and not over the exterior surfaces of the power subsystem.



**PAGE:9 OF 40** 

Table 6 - Airflow and Thermal Requirements



#### 1.3.5. Acoustic Requirements

The PDB airflow shall be provided by the system or power module side. The Fan's installed into the power module shall not exceed the below requirements noise requirements.

| Fan Volt(V)          | 12V      |                |
|----------------------|----------|----------------|
| Mode                 | 1+1 1+0  |                |
| Acoustic Noise dB(A) | 14.4±3dB | Figure 4(±3dB) |

Figure 4-Acoustic Noise dB(A)



# 2. ELECTRICAL PERFORMANCE

# 2.1. Power Input Specification

## 2.1.1. Power Bus and Signal Connector

The PDB shall have a common Power Bus and signal connector complying to Molex LPH interconnect series. The exact PN for the interconnect is Molex PN 45984-4343.

The Pin definition shall comply with chapter 2.1 and shall provide 12VDC as main input and 5VsbDC as auxiliary input.

### 2.1.2. Power Inlet connector

The PDB has no direct power AC inlet connector. The power inlet shall be found at the power module. Dependant on the input power version, it shall comply with below requirements:

1. AC version: Comply with IEC 320 C-14 power inlet connector specification. This inlet shall be rated for



**PAGE:10 OF 40** 

operation at 15A/250VAC.

#### 2.1.3. Input voltage and frequency specification for the Power Module

The power modules inserted into the PDB shall operate within all specified limits over the following input range. Harmonic distortions of up to 10% of the rated line voltage must not cause the power supply to go out of specified limits.

The power supply shall power off if the AC is below  $V_{low\_limit}$  and shall start (auto recover) if  $V_{recover}$  is reached. Input of voltages below  $V_{recover}$  shall not cause any damage to the power supply module nor the PDB, including the input fuse.

The PDB shall supply the full output power, as long the power supply module is operating within specifications.

| Minimum input      | Rated Input                    | Maximum input    | $VAC_{recover}$ | $VAC_{low\_limit}$ |
|--------------------|--------------------------------|------------------|-----------------|--------------------|
| $90V_{\text{rms}}$ | $100\text{-}127V_{\text{rms}}$ | $132V_{\rm rms}$ | 85VAC ±5VAC     | 75VAC ±5VAC        |
| $180V_{\rm rms}$   | 200-240V <sub>rms</sub>        | $264V_{\rm rms}$ |                 |                    |

63Hz

Table 7 - Rated output power for each input voltage range

### 2.1.4. Input current for the Power Module

47Hz

The maximum input current defines the maximum possible output current, to ensure the proper function of the PDB to meet all defined specifications.

| Input voltage | Input current | Max power | Peak power |
|---------------|---------------|-----------|------------|
| 90-132VAC     | 3A            | 150W      | 180W       |
| 180-264VAC    | 1.5A          | 150W      | 180W       |

Table 8 - Maximum input current

50/60Hz

#### **2.1.5.** Line Fuse

**Parameter** 

115 VAC 230 VAC

Frequency

The power supply module inserted to the PDB shall incorporate one input fuse on the line side for input over-current protection to prevent damage to the power supply and PDB, to meet product safety requirements. Fuses should be slow blow type or equivalent to prevent nuisance trips. AC inrush current shall not cause the AC line fuse to blow under any conditions. All protection circuits in the power supply shall not cause the AC fuse to blow unless a component in the power supply has failed. This includes DC output load short conditions.

#### 2.1.6. Line inrush

The power supply module must meet inrush requirements for any rated AC during turn on at any phase of AC voltage, during a single cycle AC dropout condition, during repetitive ON/OFF cycling of AC and over the specified temperature range ( $T_{OP}$ ). The peak Inrush current shall be less than the ratings of its critical components (including input fuse, bulk rectifiers, and surge limiting device).

The maximum AC line inrush current for this power module is defined in the complying specification and is dependent on power module utilized.

Inrush current shall be measured at an ambient temperature of  $25 \deg C$  after the input voltage has been removed from the power supply for a minimum of  $10 \min$ es.

<sup>\*</sup>Total combine power: 150W Max

<sup>\*</sup> Peak Power: 10msec.



**PAGE:11 OF 40** 

## 2.1.7. Input Power Factor Correction (only AC input for the Power Module)

The input Power Factor shall be greater than 0.90/115Vac/60Hz,and 0.90/230Vac/50Hz (show the below actual PF curve)over all input voltages at loads greater than 50% of the power supply's rated output, and meet Energy start 4.0 level. This rating shall be only applied to AC input power each module.

**Table 9 - Power Factor Correction** 

| Input voltage | 50% loading<br>(redundant 1+0) | 100% loading<br>(redundant 1+0) | 50% loading<br>(redundant 1+1) | 100% loading<br>(redundant 1+1) |
|---------------|--------------------------------|---------------------------------|--------------------------------|---------------------------------|
| 115VAC/60Hz   | >0.9                           | 0.98                            | >0.9                           | 0.98                            |
| 230VAC/50Hz   | >0.9                           | 0.94                            | >0.8                           | 0.94                            |

## 2.1.8. Line dropout

A line dropout is a transient condition defined as the Input to the power supply module drops to 0 VAC at any phase of the AC line for any length of time. During an AC dropout the power supply and PDB must meet dynamic voltage regulations requirements. An AC line dropout of any duration shall not cause dripping of the control signals and protection circuits. If the AC dropout lasts longer than the holdup time, the power supply system should recover when VAC meets  $V_{\text{recover}}$  and meet all turn on requirements. An Input dropout of any length shall not cause any damage to the power supply system.

Table 10 -Holdup time until Power output goes out of regulations

| Loading | Main output | Standby<br>output |
|---------|-------------|-------------------|
| 50%     | 28mS        |                   |
| 80%     | 24mS        |                   |
| 100%    | 20mS        | 70mS              |

# 2.1.9. Efficiency

The efficiency should be measured at either 115VAC for AC input pre power module, each power module

Table 11 - Efficiency requirements

| Efficiency Std. | 100% load |  |  |
|-----------------|-----------|--|--|
| Zinciency sear  | 78%       |  |  |

# 2.1.10. Suspeceptibility Requirements

The power supply system with the PDB shall meet the following electrical immunity requirements when connected to a cage with an external EMI filter, which meets the criteria defined in the SSI document EPS Power Supply Specification.

Table 12 - Performance criteria

| Level | Description                                                                                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| A     | The apparatus shall continue to operate as intended. No degradation of performance.                                                  |
| В     | The apparatus shall continue to operate as intended. No degradation of performance beyond spec. limits.                              |
| С     | Temporary loss of function is allowed provided the function is self-recoverable or can be restored by the operation of the controls. |



**PAGE:12 OF 40** 

### 2.1.10.1. Electrical Discharge Susceptibility

The power supply shall comply with the limits defined in EN 55024:1998 using the IEC 61000-4-2:1995 test standard and performance criteria A defined in Annex B of CISPR 24.

## 2.1.10.2. Fast Transient/Burst

The power supply shall comply with the limits defined in EN55024:1998 using the IEC 61000-4-4:1995 test standard and performance criteria B define in Annex B of CISPR 24.

#### 2.1.10.3. Radiated Immunity

The power supply shall comply with the limits defined in EN55024:1998 using the IEC61000-4-3:1995 test standard and performance criteria A defined in Annex B of CISPR 24.

#### 2.1.10.4. Surge Immunity

The power supply shall be tested with the system for immunity to AC Ring wave and AC Unidirectional wave, both up to 2kV, per EN55024:1998, EN 61000-4-5:1995 and ANSI C62.45:1992.

The pass criteria include: No unsafe operation is allowed under any condition; all power supply output voltage levels to stay within proper spec levels; No change in operating state or loss of data during and after the test profile; No component damage under any condition.

The power supply shall comply with the limits defined in EN55024:1998 using the IEC 61000-4-5:1995 test standard and performance criteria B defined in Annex B f CISPR 24.

# 2.1.10.5. AC Line Transient Specification

AC line transient conditions shall be defined as "sag" and "surge" conditions.

"Sag" conditions are also commonly referred to as "brownout", these conditions will be defined as the AC line voltage dropping below nominal voltage conditions.

"Surge" will be defined to refer to conditions when the AC line voltage rises above nominal voltage. The power supply shall meet the requirements under the following AC line sag and surge conditions.

Table 13 - AC Line SAG transient performance.

| AC Line Sag (10sec interval between each sagging) |      |                                 |                |                                                                 |  |  |  |
|---------------------------------------------------|------|---------------------------------|----------------|-----------------------------------------------------------------|--|--|--|
| Duration                                          | Sag  | Operating AC voltage            | Line frequency | Performance criteria                                            |  |  |  |
| Continuous                                        | 10%  | Nominal AC voltage              | 50/60Hz        | No loss of function or performance                              |  |  |  |
| 0 to AC cycle                                     | 100% | Nominal AC voltage              |                | Loss of function or performance is acceptable, self recoverable |  |  |  |
| >1 AC cycles                                      | >10% | Nominal AC voltage              | 5076087        | Loss of function acceptable, self recoverable                   |  |  |  |
| 0 to 1/2 AC cycle                                 | 30%  | Mid-point of nominal AC voltage | 50/60Hz        | No loss of function or performance                              |  |  |  |

Table 14 - AC Line SURGE transient performance.

| AC Line Surge     |       |                                    |                |                                    |  |  |
|-------------------|-------|------------------------------------|----------------|------------------------------------|--|--|
| Duration          | Surge | Operating ac voltage               | Line frequency | Performance criteria               |  |  |
| Continuous        | 10%   | Nominal AC voltage                 | 50/60Hz        | No loss of function or performance |  |  |
| 0 to 1/2 AC cycle | 30%   | mid-point of nominal AC<br>voltage | 50/60Hz        | No loss of function or performance |  |  |



**PAGE:13 OF 40** 

## 2.1.10.6. AC line fast transient (EFT) specification

The power supply shall meet the EN61000-4-5 directive and any additional requirements in IEC1000-4-5:1995 and the level 3 requirements for surge-withstand capability, with the following conditions and exceptions:

- These input transients must not cause any out-of-regulation conditions, such as overshoot and undershoot, nor must it cause any nuisance trips of any of the power supply protection circuits.
- The surge-withstand test must not produce damage to the power supply.
- The supply must meet surge-withstand test conditions under maximum and minimum DC-output load conditions.

#### 2.1.11. Power Recovery

The PDB shall recover automatically (auto recover) after an input power failure. Input power failure is defined to be any loss of Input power that exceeds the dropout criteria.

#### 2.1.12. Voltage Brown Out

The power supply shall comply with the limits defined in EN55024:1998 using the IEC 61000-4-11:1995 test standard and performance criteria C defined in Annex B of CISPR 24.

In addition the power supply shall meet the following requirements:

A continuous input voltage below the nominal input range shall not damage the power supply or cause overstress to any power supply component. The power supply must be able to return to normal power up state after a brownout (Sag) condition. During brownout test of defined input range @ 150W with 3mins ramp, input current shall never exceed fuse and shall not blow the fuse.

### 2.1.13. Line Leakage Current

The maximum leakage current to ground for each power supply shall be 3.5mA when tested at 240VAC.

## 2.2. DC output voltages

# 2.2.1. Grounding

The output ground of the pins of the power supply provides the output power return path. The ground output at the PDB shall be connected to the safety ground (power supply enclosure) and PCB card edge. This grounding should be well designed to ensure passing the max allowed Common Mode Noise levels.

The power supply system shall be provided with a reliable protective earth ground. All secondary circuits and D2D shall be connected to protective earth ground. Resistance of the ground returns to chassis shall not exceed  $100.0 m\Omega$ . This path may be used to carry DC-current.

## 2.2.2. Output rating

The following table defines the power and current rating of the 150W PDB. The combined output power of all outputs shall not exceed the rated output power. The power supply system must meet both static and dynamic voltage regulation requirements.

The utilized power module defines the maximum output power of the PDB. In a mixed operation, the power module with the lower output power shall define the maximum output limit in order to achieve safe redundant operation. In case the max output limit in a 1+0 had been exceeded, the power module shall latch OCP or OPP event. In a 1+1 operation, the current will be shared and redundancy function will be changed to forced current share mode, if the max. Output rating of the lower power module had been exceeded.

The maximum combined steady output power shall be 150W, no matter how the current draw will be combined.



**PAGE:14 OF 40** 

#### Table 15 - Output Power and Current Ratings

| Output ' | Wattage       |      | +12V  |      |      | +5V  |      |      | +3.3V | 7     |      | -12V |      |      | +5Vsł | )    |
|----------|---------------|------|-------|------|------|------|------|------|-------|-------|------|------|------|------|-------|------|
| Max.     | Peak          | Min. | Max.  | Peak | Min. | Max. | Peak | Min. | Max.  | Peak  | Min. | Max. | Peak | Min. | Max.  | Peak |
| 150W     | 180W          | 0A   | 12.5A | 15A  | 0A   | 15A  | 18A  | 0A   | 15A   | 18A   | 0A   | 0.5A | 0.5A | 0A   | 3A    | *    |
|          | output<br>wer |      | 150W  | 180W |      | 75W  | 90W  |      | 49.5W | 59.4W |      | 6W   | 6W   |      | 15W   | *    |

#### 2.2.3. Remote Sense

The PDB shall have remote sense for the +3.3V (3.3VS) and return (ReturnS) if the server signal connector (i2c connector) is implemented. The remote sense return (ReturnS) is used to regulate out ground drops for all output voltages; +3.3V, +5V, +12V, -12V, and +5Vsb. The 3.3V remote sense (3.3VS) is used to regulate out drops in the system for the +3.3V output. The remote sense input impedance to the PDB must be greater than 200W on 3.3.VS and ReturnS. This is the value of the resistor connecting the remote sense to the output voltage internal to the PDB. Remote sense shall be able to regulate out a minimum of 200mV drop on the +3.3V output. The remote sense return (ReturnS) shall be able to regulate out a minimum of 200mV drop in the power ground return. The current in any remote sense line shall be less than 5mA to prevent voltage sensing errors. The PDB shall operate within specification over the full range of voltage drops from the PDB's output connector to the remote sense points.

### 2.2.4. Auxilary Output (Standby)

The 5Vsb output shall be present when an input voltage greater than  $V_{recover}$  is applied to the power module.

# 2.2.5. No load operation

The power supply system shall meet all requirements except for the transient loading requirements when operated at no load on all outputs.

#### 2.2.6. Peak load operation

The power supply shall be capable to hold the peak loading requirements for at least 15mS without going out of regulation or shutting down.

# 2.2.7. Voltage Regulation

The power supply shall meet the Voltage regulation under all operating conditions (AC or DC line, transient loading, output loading). These limits include the peak-peak ripple/noise.

The regulation of Table 16 shall be measured at the output connector of the power supply, subject to the dynamic loading conditions in paragraph 3.2.7.

Table 16 - Output Voltage regulation



**PAGE:15 OF 40** 

|        |         | Output voltage limits(V <sub>dc</sub> ) |         |               |           |  |
|--------|---------|-----------------------------------------|---------|---------------|-----------|--|
| Output | Minimum | Nominal                                 | Maximum | Unit          | Tolerance |  |
| +3.3V  | +3.17   | +3.3                                    | 3.47    | $V_{\rm rms}$ | +5/-4%    |  |
| +5V    | 4.80    | +5.0                                    | 5.25    | $V_{\rm rms}$ | +5/-4%    |  |
| +12V   | +11.64  | +12.0                                   | +12.60  | $V_{\rm rms}$ | +5/-3%    |  |
| -12V   | -11.40  | -12.0                                   | -13.08  | $V_{\rm rms}$ | +9/-5%    |  |
| +5Vsb  | 4.80    | 5                                       | 5.25    | $V_{rms}$     | -4%/+5%   |  |

#### 2.2.8. Ripple and Noise Regulation

Ripple and Noise is defined in table 17. Ripple and Noise shall be measured over a Bandwidth of 0Hz to 200MHz at the power supply output connector. A  $0.1\mu F$  ceramic capacitor and  $10\mu F$  of tantalum capacitor shall be placed at each point of measurement. The measurement points shall be as close as possible to the point of load.

The ripple and noise specification shall be met over all load ranges and any line voltages with 1+N power supplies in parallel operation.

Table 17- Ripple and Noise Regulation

| Output               | +3.3V   | +5V     | +12V     | -12V     | 5VSB    |
|----------------------|---------|---------|----------|----------|---------|
| Maximum ripple/noise | 50mVp-p | 50mVp-p | 120mVp-p | 120mVp-p | 50mVp-p |

# 2.2.9. Dynamic loading

The power supply shall operate within specified limits and meet regulation requirements for step loading and capacitive loading specified below.

The load transient repetition rate shall be tested between 50Hz to 5kHz at duty cycles ranging from 10%-90%. The load transient repetition rate is only a test specification. The  $\Delta$  step load may occur anywhere within the MIN load and the MAX load.

This shall be tested with no additional bulk capacitance added to the load.

**Table 18 - Transient Load Requirements** 

| Output | Δ Step size      | Slew Rate  | Capacitive Load |
|--------|------------------|------------|-----------------|
| +3.3V  | 30% of max. load | 0.5A/ μsec | 1000μF          |
| +5V    | 30% of max. load | 0.5A/ μsec | 1000μF          |
| +12V   | 65% of max. load | 0.5A/ μsec | 2200μF          |
| +5VSB  | 25% of max. load | 0.5A/ μsec | 1μF             |

|        |         | Output voltage limits(V <sub>dc</sub> ) |         |               |           |  |  |
|--------|---------|-----------------------------------------|---------|---------------|-----------|--|--|
| Output | Minimum | Nominal                                 | Maximum | Unit          | Tolerance |  |  |
| +3.3V  | +3.14   | +3.3                                    | 3.47    | $V_{\rm rms}$ | +5/-5%    |  |  |
| +5V    | 4.75    | +5.0                                    | 5.25    | $V_{\rm rms}$ | +5/-5%    |  |  |
| +12V   | +11.40  | +12.0                                   | +12.60  | $V_{\rm rms}$ | +5/-5%    |  |  |
| +5Vsb  | 4.75    | 5                                       | 5.25    | $V_{\rm rms}$ | +5/-5%    |  |  |



**PAGE:16 OF 40** 

### 2.2.10. Capacitive load

The power supply shall operate within specifications over the capacitive loading ranges defined below in table 19.

**Table 19 - Capacitive Loading Conditions** 

| Output | Min  | Max      |
|--------|------|----------|
| +3.3V  | 10μF | 12,000μF |
| +5V    | 10μF | 12,000μF |
| +12V   | 10μF | 11,000μF |
| -12V   | 1μF  | 350μF    |
| +5VSB  | 1μF  | 350μF    |

### 2.2.11. Maximum load change

The power supply shall continue to operate normally when there is a step change  $\leq 1$  A/ $\mu$ sec. Between minimum load and maximum load.

#### 2.2.12. Close loop stability

The power supply shall be unconditionally stable under all line/load/transient load conditions including capacitive load ranges. A minimum of: 45 degrees phase margin and -12dB-gain margin is required. Closed-loop stability must be ensured at the maximum and minimum loads as applicable.

#### 2.2.13. Residual Voltage Immunity in Standby mode

The power supply should be immune to any residual voltage placed on its outputs (typically a leakage voltage through the system from standby output) up to 500mV. There shall be no additional heat generated nor stressing of any internal components with this voltage applied to any individual or all outputs simultaneously. It also should not trip the protection circuits during turn on/off. The residual voltage at the power supply outputs for no load condition shall not exceed 100mV when Input voltage is applied.

# 2.2.14. Common Mode Noise

The Common Mode noise on any output shall not exceed 350 mV pk-pk over the frequency band of 10 Hz to 200 MHz. Measurement shall be made across a  $100 \Omega$  resistor across the DC outputs, including ground at the DC output connector and chassis ground (power sub system enclosure),

# 2.2.15. Soft starting

The power supply shall contain control circuit which provides monotonic soft start for its outputs without overstress of the Input line or any power supply components at any specified Input line or load condition.

#### 2.2.16. Hot Swap Requirements

Hot Swapping a power supply is the process of inserting and extracting a power supply from an operating power system. During this process the output voltages shall remain within the limits with the capacitive load specified. The hot swap test must be conducted when the system is operating under static, dynamic and zero loading conditions. The power supply can be hot swapped by the following method:

**Extraction:** The power supply may be removed from the system while operating with PSON# asserted, while in standby mode with PSON# de-asserted or with no AC applied. No connector damage should occur during un-mating of the power supply from the power distribution board (PDB).

**Insertion:** The power supply may be inserted into the system with PSON# asserted, with PSON# de-asserted or with no AC power present for that supply. No connector damage should occur due to the mating of the output and input connector.



**PAGE:17 OF 40** 

In general a failed (of by internal latch or external control) supply may be removed, then replaced with a good power supply, however, hot swap needs to work with operational as well as failed power supplies. The newly inserted power supply will get turned on into standby or Power On mode once inserted.

#### 2.2.17. Load sharing control

The +12 V output shall have active load sharing provided by inserted power modules. When operating at 50% of full load, the output current of any 1+1 power supplies shall be within (+/-10%). For example, if power supply #1 is operating at 12A, then all other power supplies within the system shall be operating between 10.8A to 13.2A (+/-10% of 12A).

All current sharing functions shall be implemented internal to the power supply module by making use of the 12VLS signal. The PDB (Housing Back Plane, for example YH-Part), shall connect the +MO IS signals between the power supplies together. The power supply shall be able to share with up to 1+N supply in parallel.

The failure of a power supply shall not affect the load sharing or output voltages of the other supplies still operating. The power supplies must be able to load share with 100mV of drop between different power supply's outputs.

If the load sharing is disabled by shorting the load share bus to ground, the power supply shall continue to operate within regulation limits for loads less than or equal to the rating of one power supply.

| Item                                            | Description                                                                                                                                                    | Min | Nominal               | Max | Units |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----|-------|
| V <sub>share</sub> ; I <sub>out</sub> =Max.     | Voltage of load share bus at specified max output current                                                                                                      |     | 6                     |     | V     |
| $\Delta V_{\text{share}}/\Delta I_{\text{out}}$ | Slope of load share bus voltage with changing load                                                                                                             |     | 6/I <sub>outmax</sub> |     | V/A   |
| I <sub>share</sub> SINK                         | Amount of current the load share bus output from each power supply is allowed to sink                                                                          |     | 1.5                   |     | mA    |
| I <sub>share</sub> SOURCE                       | Amount of current the load share bus output from each power supply needs to source                                                                             |     | 1.5                   |     | mA    |
| T <sub>share</sub> ; I <sub>out</sub> =Max.     | Delay from output voltages in regulation to load sharing active with maximum load of one power supply and two power supplies in parallel. (remote on/off only) |     |                       | 100 | msec  |

Table 20 - Load share bus output characteristics

# 2.3. Timing Requirements

These are the timing requirements for the power supply operation. The output voltages must rise from 10% to within regulation limits ( $T_{\text{vout\_rise}}$ ) within 5 to 70ms. For 5Vsb, it is allowed to rise from 1 to 25ms. All main outputs shall rise positive monotonically and have a slop value between 0 V/mS to 0.1V/mS.

For 5Vsb output any 5ms segment of the 10% to 90% rise time waveform, a straight line draw between the end points of the waveform segment must have s slope  $\geq$  [Vout, nominal /20]V/mS.

Each output voltage shall reach regulation within 50mS ( $T_{vout\_on}$ ) of each other during turn on of the power supply system. Each output voltage shall fall out of regulation within 400mS ( $T_{vout\_off}$ ) of each other during turn off.

Table below shows the timing requirements for the power supply being turned on and off via the input power, with PSON held low and the PSON signal, with the input power applied.

## 2.3.1. Output Voltage Timing

The timing of signals and outputs are specified in below Table 13 and illustrated in Figure 1.



 $T_{5Vsb\_holdup}$ 

# **MODEL NO: YH-5151E OPTION BR SPECIFICATION**

**PAGE:18 OF 40** 

70

msec

| Table 21 - Turn on/off timing |                                                                                                                              |     |      |       |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|--|--|
| Turn on                       | Description                                                                                                                  | Min | Max  | Units |  |  |
| T <sub>vout rise</sub>        | Output voltage rise time for all main output                                                                                 | 0.2 | 70   | msec  |  |  |
|                               | Output voltage rise time for auxiliary output 5Vsb                                                                           | 0.2 | 25   | msec  |  |  |
| T <sub>vout on</sub>          | All main outputs must be within regulation of each other within this time                                                    |     | 50   | msec  |  |  |
| $T_{vout off}$                | All main outputs must leave regulation within this time.                                                                     |     | 400  | msec  |  |  |
| $T_{sb\_on\_delay}$           | Delay from AC being applied to 5VSB being within regulation                                                                  |     | 1500 | msec  |  |  |
| $T_{ac\_on\_delay}$           | Delay from AC being applied to all output voltage being within regulation                                                    |     | 2500 | msec  |  |  |
| $T_{vout\_holdup}$            | Time all main output 12VI voltages stay within regulation after loss of AC.                                                  | 20  |      | msec  |  |  |
| $T_{pwok\_holdup}$            | Delay from loss of AC to de-assertion of PWOK                                                                                | 19  |      | msec  |  |  |
| $T_{pson\_on\_delay}$         | Delay from PSON# active to output voltages within regulation limits                                                          | 5   | 400  | msec  |  |  |
| $T_{pson\_pwok}$              | Delay from PSON# deactivate to PWOK being de-asserted.                                                                       |     | 50   | msec  |  |  |
| $T_{pwok\_on}$                | Delay from output voltage (12V) within regulation limits to PWOK asserted at turn on $\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | 100 | 500  | msec  |  |  |
| $T_{pwok\_off}$               | Delay from PWOK de-asserted to output voltages dropping out of regulation limits.                                            | 1   |      | msec  |  |  |
| $T_{pwok\_low}$               | Duration of PWOK being in the de-asserted state during an off/on cycle using AC or the PSON signal                           | 100 |      | msec  |  |  |
| T <sub>sb_vout</sub>          | Delay from 5Vsb being in regulation to main output being in regulation at AC turn on.                                        | 50  | 1000 | msec  |  |  |
|                               |                                                                                                                              |     |      |       |  |  |



Time the 5Vsb output voltage stays within regulation after loss of AC





**PAGE:19 OF 40** 



# 2.3.2. Overshoot

Any output overshoot at turn on shall be less than 3% of the nominal output value. Any overshoot shall recover to within the specified regulation in less than 0.5mS

## 2.3.3. Undershoot

Any output shall not undershoot at turn on or off cycle under any circumstances.

# 2.3.4. Temperature coefficient

After operating for 30 minutes or longer at 25° C ambient, the output voltages shall not change by more than  $\pm$  0.05 % per degree C for any given line and load conditions.

## 2.4. Control and Indicator functions

The following section define the input and output signals from the power supply. Signals that can be defined as low true use the following convention: Signal# = low true.

# 2.4.1. PSON# Input Signal (Power supply enable)

The PSON# signal is required to remotely turn on/off the main output of the power supply.

PSON# is and active low signal that turns on the main output power rail. When this signal is not pulled low by the system or left open, the outputs (except the Standby output) turn off.

PSON# is pulled to a standby voltage by a pull-up resistor internal to the power supply. See Table 22.



**PAGE:20 OF 40** 

Table 22 - PS ON# signal characteristics

| Signal Type                                | Accepts an open collector/drain input from the system. Pul-up to Vsb located in the power supply. |       |  |
|--------------------------------------------|---------------------------------------------------------------------------------------------------|-------|--|
| PSON# = Low                                |                                                                                                   | ON    |  |
| PSON# = High or Open                       |                                                                                                   | OFF   |  |
| PSON# = Low, PSKILL = Open                 |                                                                                                   | OFF   |  |
|                                            | MIN                                                                                               | MAX   |  |
| Logic level low (power supply ON)          | 0V                                                                                                | 1.0V  |  |
| Logic level high (power supply OFF)        | 2.0V                                                                                              | 5.25V |  |
| Source current, V <sub>pson</sub> = low    |                                                                                                   | 4mA   |  |
| Power up delay: T <sub>pson_on_delay</sub> | 5ms                                                                                               | 400ms |  |
| PWOK delay: T <sub>pson_pwok</sub>         |                                                                                                   | 50ms  |  |

Figure 7 - PSON# Signal Characteristic



## 2.4.2. PSKILL# Input Signal

The purpose of the PSKILL pin is to allow for hot swapping of the power supply. The PSKILL pin on the power supply is shorter than the other signal pins. When a power supply is operating in parallel with other power supplies and then extracted from the system, the PSKill pin will quickly turn off the main output to prevent arcing of the DC output contacts.  $T_{PSKill}$  is the minimum time delay from the PSKill pin un-mating to when the power pins un-mate. The power supply must discharge its output inductor within this time from the un-mating of PSKill pin. When the PSKill signal pin is not pulled down or left open (power supply is extracting from the system or had not been inserted to the system), the power supply should shut down regardless of the condition of the PSON# signal.

The mating pin of this signal in the system shall be tied to ground. Internal to the power supply, the PSKILL pin shall be connected to a standby voltage through a pull-up resistor. Upon receiving a LOW state signal at the PSKILL pin, a PSON# signal shall enable the power supply to turn on.

See Table 23.



**PAGE:21 OF 40** 

**Table 23 - PSKILL signal characteristics** 

| Signal Type<br>(Input Signal to Supply)                          | Accepts a ground input from the system. Pull- up to Vsb located in the power supply. |         |  |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------|--|
| PSKILL = Low, PSON# = Low                                        |                                                                                      | ON      |  |
| PSKILL = Low or Open, PSON# = Open                               |                                                                                      | OFF     |  |
| PSKILL = Open , PSON# = Low                                      | OFF                                                                                  |         |  |
|                                                                  | MIN                                                                                  | MAX     |  |
| Logic level low (power supply ON)                                | 0V                                                                                   | 0.4V    |  |
| Logic level high (power supply OFF)                              | 2.4V                                                                                 | 5.25V   |  |
| Source current, V <sub>pskill</sub> = low                        |                                                                                      | 4mA     |  |
| Delay from PSKILL=High to power supply turned off $(T_{PSKill})$ |                                                                                      | 100μsec |  |

## 2.4.3. Power OK (PG or PWOK) Output Signal

PWOK is a power good signal and shall be pulled HIGH by the power supply to indicate that all outputs are within regulation limits. When any output voltage falls below regulation limits, a internal failure or when AC power has been removed for a time sufficiently long, so that power supply operation is no longer guaranteed, PWOK will be de-asserted to a LOW state. The start of the PWOK delay time shall inhibited as long as any power supply output is in current limit.

See Table 24.

Table 24 - PWOK signal characteristics

| Signal Type                                           | Open collector/drain output from power supply. Pull-up to Vsb located in power supply. |         |  |
|-------------------------------------------------------|----------------------------------------------------------------------------------------|---------|--|
| PWOK=High                                             | Power Good                                                                             |         |  |
| PWOK=Low                                              | Power Not 0                                                                            | Good    |  |
|                                                       | MIN                                                                                    | MAX     |  |
| Logic level low voltage, Isink=4mA                    | 0V                                                                                     | 0.4V    |  |
| Logic level high voltage, I <sub>source</sub> = 200μA | 2.4V                                                                                   | 5.25V   |  |
| Sink current, PWOK=low                                |                                                                                        | 4mA     |  |
| Source current, PWOK=high                             |                                                                                        | 2mA     |  |
| PWOK delay: T <sub>pwok_on</sub>                      | 100ms                                                                                  | 500ms   |  |
| PWOK rise and fall time                               | _                                                                                      | 100μsec |  |
| Power down delay: T <sub>pwok_off</sub>               | 1ms                                                                                    | 200ms   |  |

# 2.4.4. SMBAlert# (PSAlert) Output Signal Pin

This signal indicates that the power supply is experiencing a problem that the user should investigate. This shall be asserted due to Critical events or Warning events. The signal shall activate in the case of critical component temperature reached a warning threshold, general failure, over-current, over-voltage, under-voltage, failed fan. This signal may also indicate the power supply is reaching its end of life or is operating in an environment exceeding the specified limits.

### 2.4.4.1. Smart Ride-Through (SmaRT)

SMBAlert# will also be asserted in case of a input power lost.

This function is part of the Smart ride-through (SmaRT) function in order to throttle the system and start up all put in greenRedundancy™ held power supplies.

The SMBAlert# needs to be asserted up on input power lost according to below table.



**PAGE:22 OF 40** 

#### 2.4.4.2. Thermal CLST

SMBAlert\* shall also be utilized for warning of critical thermal component temperatures. The Thermal CLST shall assert when the component temperature, which shall be reported by a dedicated thermal probe, is reaching below specified  $\Delta T$  to critical shut down. The power supply shall report the temperature in addition to Thermal CLST through PMBus to the system, in order to increase fan speed to cool down environmental temperature.

This signal is to be asserted in parallel with LED turning solid red or blinking red/blue. See Table 25.

Table 25 - PSAlert# signal characteristics

| Signal Type  Open collector/drain output from pow Pull-up to Vsb located in power su |           |               |
|--------------------------------------------------------------------------------------|-----------|---------------|
| Alert#=High                                                                          | Pov       | ver OK        |
| Alert#=Low                                                                           | Power Ale | ert to system |
|                                                                                      | MIN MAX   |               |
| Logic level low voltage, I <sub>sink</sub> =4mA                                      | 0V        | 0.4V          |
| Logic level high voltage, I <sub>sink</sub> = 50μA                                   | 2.4V      | 3.46V         |
| Sink current, Alert#=low                                                             |           | 4mA           |
| Sink current, Alert#=high                                                            |           | 50μΑ          |
| 50μA rise and fall time                                                              |           | 100μsec       |
| SmaRT input power fail assertion                                                     |           | 2msec         |
| Thermal CLST ΔT to critical thermal                                                  | 10°C      |               |

## 2.4.5. Power Distribution Board Fail (B/P Fail) Input Signal Pin

This signal pin sense is a signal pin from the PDB, to remotely shut of the main output of the power supply in a critical or failed state situation caused by the PDB. B/P\_Fail will be asserted when the PDB or the system experience any problem like over-current, over-voltage, under-voltage, short-circuit, over-temperature or the system operating in environmental condition exceeding the operation conditions.

The power Supply will latch off and the LED will indicate solid "RED".

When the B/P\_Fail signal had been de-asserted the power supply will recover, if the PSON# signal is still asserted.

See Table 26.

Table 26 - B/P\_Fail signal characteristics

| Signal Type                               | Accepts an open collector/drain input from the system. Pul-up to Vsb located in the power supply. |         |  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------|---------|--|
| B/P_Fail = Low or Open                    |                                                                                                   | ON      |  |
| B/P_Fail = High                           |                                                                                                   | OFF     |  |
|                                           | MIN                                                                                               | MAX     |  |
| Logic level low (power supply ON)         | 0V                                                                                                | 1.0V    |  |
| Logic level high (power supply OFF)       | 2.0V                                                                                              | 5.25V   |  |
| Source current, V <sub>pson</sub> = low   |                                                                                                   | 4mA     |  |
| B/P_Fail delay: T <sub>B/P_Fail_Off</sub> | ·                                                                                                 | 100μsec |  |



**PAGE:23 OF 40** 

#### 3. Protection circuits

Protection circuits inside the PDB shall cause only the main output to shutdown (latch off). If the power supply latches off due to a protection circuit assert, an Input Power cycle OFF for 15sec or a PSON# cycle HIGH for 1sec shall be able to reset the power supply.

Specific protection circuits shall not latch, but auto recover when the latching reason had been cleared. This protection circuits will be written in cursive writing and will have a Auto Recover (Output $_{Ar}$ ) in the chapter name.

The auxiliary output shall not affected by any protection circuit, unless the auxiliary output itself is affected.

# 3.1. Over Voltage Protection (OVP<sub>main</sub> & OVP<sub>auxilary AR</sub>)

Main (-12V)

All Over Voltage Condition shall be measured internal to the PDB on all outputs (Main and Auxiliary Output<sub>AR</sub>) at the output connector. The PDB shall shutdown and latch off after an Over Voltage condition occurs on main outputs, the auxiliary output shall be auto recover  $(VsB_{AR})$  after the OVP had been removed. The voltages never shall exceed the maximum levels specified in below table when measured during any fail.

The PDB shall alert the system of the OCP/SCP condition via SMBAlert# and fail Buzzer indicator. The latch on the main output can be cleared by asserting the PSON# signal or by an Input Power interruption.

| Output            | Min  | Max  | Units |
|-------------------|------|------|-------|
| Auxiliary (+5Vsb) | 5.7  | 6.5  | VOLTS |
| Main (+3.3V)      | 3.9  | 4.5  | VOLTS |
| Main (+5V)        | 5.7  | 6.5  | VOLTS |
| Main (+12V)       | 13.3 | 14.5 | VOLTS |

**VOLTS** 

**Table 27 - Over Voltage Protection requirements** 

# 3.2. Over Current and Short Circuit Protection (OCP/SCP<sub>main</sub> & OCP/SCP<sub>auxilary AR</sub>)

The Over Current Condition shall be measured internal to the PDB on all outputs (Main), and preventing outputs to exceed current limits specified in below table. The PDB shall shutdown and latch off after an Over Current condition on main outputs.

The latch on the main output can be cleared by asserting PSON\* signal or by an Input Power interruption. The PDB shall alert the system of the OCP/SCP condition via SMBAlert\* and fail LED indicator. The PDB shall not be damaged from repeated power cycling in this condition.

Table 28 - Over Current/Short Circuit Protection

| Output       | Over Current limit       |
|--------------|--------------------------|
| Main (+3.3V) | 120% MIN.; MAX. (22.5A)  |
| Main (+5V)   | 120% MIN.; MAX. (22.5A)  |
| Main (+12V)  | 120% MIN.; MAX. (18.75A) |



**PAGE:24 OF 40** 

# 3.3. Over Temperature Protection (OTP<sub>AR</sub>)

The PDB shall have are thermal sensors to measure the environmental ( $T_{env}$ ). The thermal sensor shall be part of a protection circuit to protect against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In a critical over temperature condition, specified in below table, the power system shall be shutdown with the exception of the **auxiliary output (VsB\_{AR})**.

The Thermal CLST shall be part of the OTPAR.

The PDB shall alert the system of the  $\mathbf{OTP_{AR}}$  condition via SMBAlert# and Buzzer. The PDB will auto recover the power system from this condition, when the temperature is dropping within specification again. If the  $\mathbf{OTP_{AR}}$  is caused due to a defective fan in the power module, than the defective module shall latch off and not auto recover.

| G 1111             |               | 0 11 11 00     | Recover °C         |          |              |           | Timing for |
|--------------------|---------------|----------------|--------------------|----------|--------------|-----------|------------|
| Condition          | Warning in °C | Critical in °C | $T_{\mathrm{env}}$ | RTH900   | Recover Time | SMB Alert |            |
| $T_{\mathrm{env}}$ | 58(+6/-4)     | 63(+/-5)       | 42                 | 45(+/-6) | Ref(0.5hrs)  | 1msec     |            |
| Thermal CLST       | 70            |                |                    |          |              | 100μsec   |            |

Table 29 - Over Temperature Protection<sub>AR</sub>

## 3.4. Fan Failure Protection<sub>AR</sub>

The power supply module shall have a circuit internal to monitor the power module internal fan. The fan failure protection shall monitor the fan speed and should assert SMBAlert# and fail LED signal in case the fan Rotation Per minute (RPM) drop lower threshold. In case of a critical event the power module shall de-assert the PWOK and shut of the main output.

The protection circuit shall shutoff the main outputs only and let them auto recover when the fan failure had been cleared.

The PDB shall not be affected from the shot down in an N+1 configuration and only assert the SMBAlert# and Buzzer.

| Condition | FAN RPM | Timing for<br>SMBAlert#/LED |
|-----------|---------|-----------------------------|
| Warning   | <2,000  | 3sec                        |
| Critical  | <1,000  | 3sec                        |

Table 30 - Fan Failure Protection<sub>AR</sub>

# 4. Power Supply Management

#### 4.1. Hardware Layer

The serial bus communication devices for Power Supply Management Controller (PSMC) and Field Replacement Unit (FRU) in the power supply shall be compatible with both SMBus 2.0 "high power" and I2C



**PAGE:25 OF 40** 

Vdd based power and drive specification.

This bus shall operate at 3.3V but be tolerant to 5V pull-ups. The power supply should not have any internal pull-ups on the SMBus, pull-ups shall be located on system side.

Two pins are allocated on the power supply. One pin is the serial clock (SCL). The second pin is used for serial data (SDA). Both pins are bi-directional and are used to form a serial bus. The device(s) in the power supply shall be located at an address(s) determined by addressing pins A0 and A1 on the power supply module. The circuits inside the power supply shall derive their 3.3V power from the 5Vsb bus through a buffer. Device(s) shall be powered from the system side of the 5VSB OR'ing device. No pull-up resistors shall be on SCL or SDA inside the power supply. The pull-up resistors should be located external to the power supply on system/application side.

#### 4.1.1. Capancitance for SMBus

The recommended Capacitance per pin on SDA and SCL shall be 10pF, and is not allowed to exceed 40pF per pin. In an N+1 configuration of up to eight (8) power modules with additional PDB, the total Capacitance of each Bus pin shall not exceed 400pF.

#### 4.1.2. I2c Bus noise requirement

The power supplies I2C bus SDA and SCL line shall be clean from noise, which might affect the proper function when utilized with other devices.

The maximum allowed line noise on SDA or SCL is 300mV.

#### 4.1.3. Pull Ups

The main pull-ups are provided by the system and may be connected to 5V or 3.3V. For the system design, the main pull-ups shall be located external to the power supply and derive their power from the standby rail. In case the power supply requires pull-ups internal, the pull up resistance shall be very week on SDA or SCL.

# 4.2. Power Supply Management Controller (PSMC)

The PSMC device on the PDB shall derive its power of the 5Vsb output on the system side of the O'ring device and shall be grounded to return. It shall be compatible with SMBus specification 2.0 and PMBus™ Power System Management Protocol Specification Part I and Part II in Revision 1.2 or later

It shall be located at the address set by the A0 and A1 pins.

Refer to the specification posted on <u>www.ssiforum.org</u> and <u>www.pmbus.org</u> website for details on the power supply monitoring interface requirements and refer to followed section of supported features. The below table reflect the power module addresses complying with the position in the housing.

Table 31 - PSMC addressing for inserted power modules

| PDB position and PSMC address | PM1 B0h/B1h | PM2 B2h/B3h | PDB 4Ah/4Bh |
|-------------------------------|-------------|-------------|-------------|
| Pin A1/A0                     | 0/0         | 0/1         | None        |

#### 4.2.1. Related Documents

- PMBus™ Power System Management Protocol Specification Part I General Requirements, Transport And Electrical Inerface; Revision 1.1 and 1.2
- PMBus<sup>™</sup> Power System Management Protocol Specification Part II Command Language; Revision 1.1 and 1.2
- System Management Bus (SMBUS) Specification 2.0



**PAGE:26 OF 40** 

#### 4.2.2. Data Speed

The PSMC device on the PDB shall operate at the full 100kbps (100kHz) SMBus speed and avoid using clock stretching that can slow down the bus. For example, the power supply is allowed to clock stretch while parsing a command or servicing multiple interrupts or NACK.

Unsupported commands may respond with a NACK but must always set the communication error status bit in STATUS\_CML.

The PSMC may support 400kbps (400kHz) PMBus speed.

### 4.2.3. Bus Errors

The PSMC shall support SMBus clock-low timeout ( $T_{timeout}$ ). This capability requires the PSMC to abort any transaction and drop off the bus if it detects the clock being held low for >25ms, and be able to respond to new transactions within 10ms later. The total reset time from detection of the condition till restarted, ready to receive commands condition shall not exceed 35ms.

The device must recognize SMBus START and STOP conditions on ANY clock interval. The PSMC must not hang due to 'runt clocks', 'runt data', or other out-of-spec bus timing. This is defined as signals, logic-level glitches, setup. Or hold times that are shorter than the minimums specified by the SMBus specifications. The PSMC is not required to operate normally, but must return to normal operation once 'in spec' clock and data timing is again received. Note if the PSMC 'misses' a clock from the master due to noise or other bus errors, the device must continue to accept 'in spec' clocks and NACK. The PSMC is supposed to re-synch with the master on the next START or STOP condition.

#### 4.2.4. General Call Address

The PSMC shall respond to the General Call Address (00h) as well to its own physical address.

### 4.2.5. Group Command

The Group Command is used to send commands to more than one PMBus device at a time. The commands are sent in one continuous transmission. When the PSMC detect the STOP condition that ends the sending of commands, it shall begin executing the command which it received or NACK, if the command is not supported.

The Group Command Protocol is not allowed to be used with commands that require the PSMC to respond to the data (only WRITES).



Figure 8 - Group Command with PEC

## 4.2.6. Extended Command

The Extended Command protocol allows for an extra 256 command codes. This command is similar to the Block-Write/Block-Read Word process call in the SMBus Specification, but allows an maximum length of 256



**PAGE:27 OF 40** 

command codes. The first byte (the low data byte) is a reserved value indicating that the extended command format is being used. The second byte (the high order byte) is the command to be executed. This allows the standard commands to be extended by PMBus and Manufacture specific commands.

FEh

**Command Extension Codes:** 

1. MFR\_SPECIFIC\_COMMAND EXT:

2. PMBUS\_COMMAND EXT: FFh

Please see below illustration for utilization:

Figure 9 - Extended Command Write



Figure 10 - Extended Command Read



# 4.2.7. Write Protection (WP)

The PDB shall have hardware Pin for WP the memory of the PSMC for firmware updates and towards accidental EEPROM writes.

The WP is a active high signal and prevents any write to any memory. The WP needs to be pulled low in order to update the PSMC firmware or write to the EEPROM.

#### 4.2.8. Firmware Updates

The PSMC shall support firmware updates over the SMBus. In order to perform Firmware Updates, the WP needs to be pulled low and appropriated Software tool are required to guaranty the successful update.

# 4.2.9. Sensor Accuracy

The sensor of the PSMC shall meet below accuracy requirements for sensor readings. The accuracy shall be meets at the specified environmental condition and the full range of rated input voltage.

**Table 32 - Sensor Accuracy** 

| Sensor  | 10% - 20% load | > 20% - 50% load | > 50% - 100% Load |
|---------|----------------|------------------|-------------------|
| Current | ± 15%          | ± 5%             | ± 5%              |
| Voltage | ± 5%           | ± 2%             | ± 2%              |



**PAGE:28 OF 40** 

| Temperature | ± 3°C with Δ5%               |      |      |  |
|-------------|------------------------------|------|------|--|
| FAN         | Provided by the power module |      |      |  |
| Innut Down  | ± 15%                        | ± 5% | ± 5% |  |
| Input Power | Provided by the power module |      |      |  |

### 4.2.10. PSMC Sensors

Sensors shall be available to the PSMC for monitoring purpose.

All Sensors shall continue to provide real time data as long as the PSMC device is powered.

This means in standby and operation mode, while in standby the main output(s) of the power supply shall read zero Amps and Volts.

Table 33 - PSMC Sensor list

| Sensor                   | Description                     |
|--------------------------|---------------------------------|
| $V_{input}$              | Input Voltage                   |
| I <sub>input</sub>       | Input Current                   |
| P <sub>input</sub>       | Input Power                     |
| $V_{output\_main}$       | Output Voltage main output      |
| $I_{output\_main}$       | Output Current main output      |
| P <sub>output_main</sub> | Output Power main output        |
| $V_{output\_aux}$        | Output Voltage auxiliary output |
| I <sub>output_aux</sub>  | Output Current auxiliary output |
| Poutput_aux              | Output Power auxiliary output   |
| $T_{comp}$               | Component Temperature           |
| $T_{env}$                | Environmental Temperature       |
| $PDB_{fail}$             | PDB fail protection             |

# 4.3. Power Supply Field Replacement Unit (FRU)

The PDB shall support electronic access of FRU information over an  $I^2C$  bus. Five pins at the power supply connector are allocated for this. They are named SCL, SDA, A1, A0 and Write protect. SCL is serial clock. SDA is serial data. These two bidirectional signals from the basic communication lines over the  $I^2C$  bus. A0 and A1 are input address lines to the power supply. The backplane defines the state of these lines such that the address to the power supply is unique within the system. The resulting  $I^2C$  address shall be per table below. The Write protection pin is to ensure that data will not accidentally overwritten.

The device used for this shall be powered from a 3.3V bias voltage derived from the +5VSB output. No pull-up resistors shall be on SCL or SDA inside the power supply.

**Table 34 - EEPROM Addressing** 

| PDB position and FRU address | PM1 A0h/A1h | PM2 A2h/A3h | PDB 4Ah/4Bh |
|------------------------------|-------------|-------------|-------------|
| Pin A1/A0                    | 0/0         | /0/1        | None        |

### 4.3.1. FRU Data

The FRU Data format shall be compliant with the IPMI ver. 1.0 (per rev. 1.1 from Sep.25th , 1999) specification.



**PAGE:29 OF 40** 

The current version of these specifications is available at <a href="http://developer.intel.com/design/servers/ipmi/specs.htm">http://developer.intel.com/design/servers/ipmi/specs.htm</a>. The following is the exact listing of the EEPROM content. During testing this should be followed and verified.

# 4.3.2. FRU Device protocol

The FRU device will implement the same protocols as the commonly used ATC24C02 device, including Byte Read, Sequential Read, Byte Write, and Page Read protocols.

## 4.3.3. FRU Data Format

The information to be contained in the FRU device is shown in the following table.

**Table 35 - EEPROM Addressing** 

| <u>Area Type</u>               | <u>Description</u>                                                                                                                                                                                                                                                                                  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Common Header                  | As defined by the FRU document                                                                                                                                                                                                                                                                      |
| Internal Use Area              | Not required, do not reserve                                                                                                                                                                                                                                                                        |
| Chassis Info Area              | Not applicable, do not reserve                                                                                                                                                                                                                                                                      |
| Board Info Area                | Not applicable, do not reserve                                                                                                                                                                                                                                                                      |
| Product Info Area              | As defined by the IPMI FRU document. Product information shall be defined as follows:                                                                                                                                                                                                               |
| <u>Field Name</u>              | Field Description                                                                                                                                                                                                                                                                                   |
| Manufacturer Name              | 3Y Power                                                                                                                                                                                                                                                                                            |
| Product Name                   | YH5151-1EBR                                                                                                                                                                                                                                                                                         |
| Product part/model number      | Customer part number                                                                                                                                                                                                                                                                                |
| Product Version                | Customer current revision                                                                                                                                                                                                                                                                           |
| Product Serial Number          | {Defined at time of manufacture}                                                                                                                                                                                                                                                                    |
| Asset Tag                      | {Not used, code is zero length byte}                                                                                                                                                                                                                                                                |
| FRU File ID                    | URP1X151AHP20000AXX                                                                                                                                                                                                                                                                                 |
| PAD Bytes                      | {Added as necessary to allow for 8-byte offset to next area}                                                                                                                                                                                                                                        |
| Multi-Record Area              | As defined by the IPMI FRU document. The following record types shall be used on this power supply:  - Power Supply Information (Record Type 0x00)  - DC Output (Record Type 0x01)  No other record types are required for the power supply.  Multi-Record information shall be defined as follows: |
| Field Name (PS Info)           | Field Information Definition                                                                                                                                                                                                                                                                        |
| Overall Capacity (watts)       | 150                                                                                                                                                                                                                                                                                                 |
| Peak VA                        |                                                                                                                                                                                                                                                                                                     |
| Inrush current (A)             | 0                                                                                                                                                                                                                                                                                                   |
| Inrush interval (msec)         | 0                                                                                                                                                                                                                                                                                                   |
| Low end input voltage range 1  | 90                                                                                                                                                                                                                                                                                                  |
| High end input voltage range 1 | 264                                                                                                                                                                                                                                                                                                 |
| Low end input voltage range 2  | 40                                                                                                                                                                                                                                                                                                  |
| High end input voltage range 2 | 72                                                                                                                                                                                                                                                                                                  |
| A/C dropout total. (msec)      | 20                                                                                                                                                                                                                                                                                                  |
| Binary flags                   | Set for: Hot Swap support, Auto switch, and PFC                                                                                                                                                                                                                                                     |
| Peak Wattage                   | Set for: 180 Watts                                                                                                                                                                                                                                                                                  |
| Combined wattage               | None                                                                                                                                                                                                                                                                                                |
| Predictive fail tech support   | Supported                                                                                                                                                                                                                                                                                           |
| Field Name (Output)            | Field Description: Four outputs are to be defined from #1 to #4, as follows: +3.3V,+5V, +12V and +5Vsb.                                                                                                                                                                                             |
| Output Information             | Set for: Standby on +5Vsb, No Standby on all others.                                                                                                                                                                                                                                                |
| All other output fields        | Format per IPMI specification, using parameters in this specification.                                                                                                                                                                                                                              |



**PAGE:30 OF 40** 

#### 5. ENVIRONMENTAL

The PDB shall operate normally, and sustain no damage as a result of the environmental conditions listed in this chapter.

#### 5.1. Temperature

Operating Ambient, normal mode (inlet Air):  $-5^{\circ}$ C min/ $+50^{\circ}$ C max at 5000m above sea level. (At full load, with a maximum rate of change of  $5^{\circ}$ C/10 minutes, but no more than  $10^{\circ}$ C/hr) Operating Ambient, stand-by mode (inlet Air):  $-5^{\circ}$ C min/ $+50^{\circ}$ C max at 5000m above sea level. Non-operating ambient:  $-40^{\circ}$ C to  $+70^{\circ}$ C (Maximum rate of change shall be  $20^{\circ}$ C/hr)

### 5.2. Humidity

Operating: up to 85% relative humidity (non-condensing)

Non-operating: up to 95% relative humidity (non-condensing)

Note: 95% relative humidity is achieved with a dry bulb temperature of  $55^{\circ}$ C and a wet bulb temperature of  $54^{\circ}$ C.

#### 5.3. Altitude

A) Operation: sea level to 5000m

B) Non-Operation: sea level to 15,200m

#### 5.4. Vibration

- A) Operation:  $0.01G^2/Hz$  at 10Hz,  $0.02G^2/Hz$  at 20Hz.
- B) Non-Operation:
- Sine sweep: 5Hz to 500Hz @ 0.5gRMS at 0.5 octave/min; dwell 15min at each of 3 resonant points;
- Random profile: 5Hz @ 0.01g²/Hz to 20Hz @ 0.02g² (slope up): 20Hz to 500Hz @ 0.02g²/Hz (flat); Input acceleration = 3.13gRMS; 10min. per axis for 3 axis on all samples

#### 5.5. Mechanical Shock

- A) Operation: 10G, no malfunction
- B) Non-operating: 50G Trapezoidal Wave, Velocity change = 4.3m/sec. Three drops in each of six directions are applied to each of the samples.

# 5.6. Thermal shock (Shipping)

Non-operating:  $-40^{\circ}$ C to  $+70^{\circ}$ C, 50 cycles,  $30^{\circ}$ C/min.  $\geq$  transition time  $\geq$  15°C/min., duration of exposure to temperature extremes for each half cycle shall be 30minutes.

#### 5.7. Catastrophic Failure

The PDB shall be designed to fail without startling noise or excessive smoke.

#### 5.8. EMI

The power supply shall comply with FCC part 15, CRISP 22 and EN55-22; Class B for both conducted and radiated emissions with a 3dB margin. Test shall be conducted using a shielded DC output calbe to a shielded load. The load shall be adjusted to 100% load. Test will be performed at 100VAC @ 50Hz, 120VAC @ 60Hz, and 230VAC @ 50Hz power.

The power supply shall comply with EN55024.

The power supply when installed in the system must meet the following all the immunity requirements when integrated into the end system.



**PAGE:31 OF 40** 

#### 5.9. Magnetic Leakage Fields

The PFC choke magnetic leakage field shall not cause any interference with a high resolution computer monitor placed next to or on top of the chassis.

#### 5.10. Voltage Fluctuations and Flicker

The power supply shall meet the specified limits of EN61000-3-3, for voltage fluctuations and flicker for equipment  $\leq 16$  amps connected to low voltage distribution systems.

# 6. REGULATORY Requirements

Intended Application – This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, residential, alarm systems, test equipment, etc.) other than ITE application, may require further evaluation.

#### 6.1. Product Safety Compliance

- A) UL 60950-1/CSA 60950-1 (USA/Canada)
- B) EN60950-1
- C) IEC60950-1
- D) CE Low Voltage Directive
- E) FCC
- F) BSMI (Taiwan)
- G) CCC GB4943 (China)

# 6.2. Product EMC Compliance - Class B Compliance

Note: The product is required to comply with Class B emission, as the system it is build into might be configured with the intend for commercial environment or home use. The Power supply is to have a minimum of 3dB margin to Class B Limits to support 3Y's Standard margin requirements.

- A) FCC / ICES-003 Emission (USA/Canada)
- B) CRISP 22 Emission (International)
- C) EN55022 Emission (Europe)
- D) EN55024 Immunity (Europe)
  - EN61000-4-2 Electrostatic Discharge
  - EN61000-4-3 Radiated RFI Immunity
  - EN61000-4-4 Electrical Fast Transients
  - EN61000-4-5 Electrical Surge
  - EN61000-4-6 RF Conducted
  - EN61000-4-8 Power Frequency Magnetic Fields
  - EN61000-4-11 Voltage Dips and Interruptions
- E) EN61000-3-2 Harmonics (Europe)
- F) EN61000-3-3 Voltage Flicker (Europe)
- G) CE EMC Directive 2004/108/EC (Europe)

### 6.3. Maximum Leakage current to ground

1.5mA max for each power supply module at 240Vac.

### 6.3.1. Hi-pot

The power supply module in the system shall be test at 1800Vac, with a trigger limit of 30mA.

#### 6.4. Electrostatic Discharge (ESD)

In addition to IEC61000-4-2, the following ESD tests shall be conducted. Each surface area of the system under



**PAGE:32 OF 40** 

test shall be subjected to twenty (20) successive static discharges, at each of the following voltages: 2kV, 3kV, 4kV, 5kV, 6kV, 7kV, 8kV, 10kV, 15kV.

Performance criteria:

- a) All power system output shall continue to operate within the limits of this specification, without glitches or interruption, while the supply is operated as defined and subjected to 2kV through 15kV ESD pulses. The direct ESD event shall not cause any out of regulation condition. The power system shall withstand these tests without nuisance trips.
- b) The power system, while operating as defined, shall not have a component failure when subjected to any discharge voltages up to and including 15kV. Component failure is defined as any malfunction of the power supply caused by component degradation or failure requiring component replacement to correct the problem.

# 6.5. Certifications / Registrations / Declerations

- A) UL Certification
- B) cUL Certification
- C) CB Certification & Report
- D) TÜV Rheinland
- E) FCC Class B Attestation
- F) CE Declaration of Conformity
- G) BSMI (Taiwan)
- H) CCC (China)

#### 6.6. Comonent Regulation Requirements

- 1. All Fans shall have the minimum certifications: UL and TÜV or VDE
- 2. All current limiting devices shall have UL and TÜV or VDE certifications and shall be suitable rated for the application where the device In its application complies with IEC60950.
- 3. All printed wiring boards shall be rated UL94V-0 and be sourced from a UL approved printing wiring board manufacturer.
- 4. All connectors shall be UL recognized and have a UL flame rating of UL94V-0
- All wiring harnesses shall be sourced from a UL approved wiring harness manufacturer. SELV cable to be rated minimum 80V @ 120°C
- 6. Product safety label must be printed on UL approved label stock and printer ribbon. Alternatively labels can be purchased from a UL approved label manufacturer.
- 7. The product must be marked with the correct regulatory markings to support the certifications that are specified in this document.

### 6.6.1. Product Ecology Requirement

All materials, parts and subassemblies must not contain restricted materials as defined in directive 2002/95/EC, Restriction of Hazardous Substances (RoHS) 6/6.

All cords and cables shall contain <100ppm of cadmium.

All packing materials must be marked with applicable recycling logos for Europe (green dot) and Japan (Ecomarks), if sold as a retail product. All packing materials shall be recyclable.

## 7. Reliability / Waranty / Service

#### 7.1. Component De-rating

The following component de-rating guidelines shall be followed:

- 1. Semiconductor junction temperature shall not exceed 115°C with an ambient of 40°C. Any exceptions are subject to final approval.
- 2. Transformer temperature shall not exceed 115°C with an ambient of 40°C. Any exceptions are subject to final approval.



**PAGE:33 OF 40** 

- 3. Inductor case temperature shall not exceed 85% of rated temperature in °C.
- 4. Capacitor case temperature shall not exceed 85% of rated temperature in °C.
- 5. Resistor wattage de-rating shall be >30%.
- 6. Component voltage and current de-rating shall for 3y standard spec at operating temperature. During abnormal conditions (such as a short circuit and the like) no de-rating is allowed as long as each component max rating is not exceeded. Any exceptions are subject to final approval.

## 7.2. Component Life requirement

All components life expectancy requirements in min. 3 years, calculated for 100% of max continues load @ 50°C ambient temperature and @ 100VAC line voltage.

### 7.3. Mean Time between Failures (MTBF)

The power supply shall have a minimum MTBF at continuous operation of 200,000 hours calculated at 100%, according to BELL CORE TR-322 at 25°C excluding the Fan MTBF, and at least 100,000 hours including the fan MTBF.

#### 7.4. Warranty

The Warranty for the power supply is 36 months (three years) from production date code.

## 7.5. Serviceability

No troubleshooting by maintenance personnel is to be performed. Units shall be returned to 3Y Power for any troubleshooting, unless agreed by both parties.

The power supply will lose warranty if opened other than 3Y service personal or agreed by both parties.

#### 8. MISCELLANEOUS

### 8.1. Marking

The PDB housing shall carry labels defined in this section.

### 8.1.1. Model label

Please refer to PLM system and check the label part number as below:



## 8.1.2. Firmware ID Label (FW ID)

The Power Supply shall carry a Firmware ID label, which shall be human readable and in linear bar code Code 128 or QR-Code. The FW ID shall contain the product series name, wattage, FW ID, Sub ID and Revision complying with below figure.

Figure 11 - FW ID label



**PAGE:34 OF 40** 

# 8.2. Outline Dimensions

The Power Supply shall have the dimension  $106 mm \times 40 mm \times 205 mm$  (W x H x L) without the card edge. Please see below Figure for details.









# **PAGE:35 OF 40**



|    | PIN NUM | PIN CON | COLOR  | WIRE SPEC.     |
|----|---------|---------|--------|----------------|
|    | 1       | +3.3V   | ORANGE | UL1007 18AWG   |
|    | '       | +3.3VS  | ORANGE | UL1007 22AWG   |
|    | 2       | +3.3V   | ORANGE | UL1007 18AWG   |
|    | 3       | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 4       | +5V     | RED    | UL1007 18AWG   |
|    | 4       | +5VS    | RED    | UL1007 22AWG   |
|    | 5       | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 3       | RS-GND  | BLACK  | UL1007 22AWG   |
|    | 6       | +5V     | RED    | UL1007 18AWG   |
|    | 7       | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 8       | PG      | GRAY   | UL1007 24AWG   |
|    | 9       | +5VSB   | PURPLE | UL1007 16AWG   |
|    | 10      | +12V    | YELLOW | UL1007 18AWG   |
| P1 |         | +12VS   | YELLOW | UL1007 22AWG   |
|    | 11      | +12V    | YELLOW | UL1007 18AWG   |
|    | 12      | +3.3V   | ORANGE | UL1007 18AWG   |
|    | 13      | +3.3V   | ORANGE | UL1007 18AWG   |
|    | 14      | -12V    | BLUE   | UL1007 18AWG   |
|    | 15      | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 16      | PS-0N   | GREEN  | UL1007 24AWG   |
|    | 17      | GND     | BLACK  | UL1007 20AWG   |
|    | 18      | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 19      | GND     | BLACK  | UL1007 20AWG 🛆 |
|    | 20      |         |        |                |
|    | 21      | +5V     | RED    | UL1007 18AWG   |
|    | 22      | +5V     | RED    | UL1007 18AWG   |
|    | 23      | +5V     | RED    | UL1007 18AWG   |
|    | 24      | GND     | BLACK  | UL1007 20AWG   |

|    | PIN NUM | PIN CON | COLOR  | WIRE SPEC.     |
|----|---------|---------|--------|----------------|
|    | 1       | GND     | BLACK  | UL1007 20AWG 🕰 |
|    | 2       | GND     | BLACK  | UL1007 20AWG 🕰 |
|    | 3       | GND     | BLACK  | UL1007 20AWG 🕰 |
| P2 | 4       | GND     | BLACK  | UL1007 20AWG 🛦 |
|    | 5       | +12V    | YELLOW | UL1007 20AWG   |
|    | 6       | +12V    | YELLOW | UL1007 20AWG   |
|    | 7       | +12V    | YELLOW | UL1007 20AWG   |
|    | 8       | +12V    | YELLOW | UL1007 20AWG 🚕 |

| РЗ | PIN NUM | PIN CON | COLOR  | WIRE SPEC.   |
|----|---------|---------|--------|--------------|
|    | 1       | +12V    | YELLOW | UL1007 18AWG |
|    | 2       | GND     | BLACK  | UL1007 18AWG |
|    | 3       | GND     | BLACK  | UL1007 18AWG |
|    | 4       | +5V     | RED    | UL1007 18AWG |
|    |         | •       |        |              |

| P4 | PIN NUM | PIN CON | COLOR  | WIRE SPEC.   |
|----|---------|---------|--------|--------------|
|    | 1       | +5V     | RED    | UL1007 22AWG |
|    | 2       | GND     | BLACK  | UL1007 22AWG |
|    | 3       | GND     | BLACK  | UL1007 22AWG |
|    | 4       | +12V    | YELLOW | UL1007 22AWG |

|   |    | PIN NUM | PIN CON  | COLOR   | WIRE SPEC.   |
|---|----|---------|----------|---------|--------------|
|   |    | 1       | SCL      | GRN/WHT | UL1007 24AWG |
| 2 | SB | 2       | SDA      | YEL/WHT | UL1007 24AWG |
|   | 2D | 3       | PS_ALERT | WHITE   | UL1007 24AWG |
| - |    | 4       | GND      | BLACK   | UL1007 24AWG |
|   |    | 5       |          |         |              |



**PAGE:36 OF 40** 

|   |      | PIN NUM | PIN CONN       | COLOR  | WIRE SPEC. |
|---|------|---------|----------------|--------|------------|
| 4 | MUTE | 1       | ALARM MUTE (-) | BLACK  | UL1007     |
|   |      | 2       | ALARM MUTE (+) | YELLOW | 24AWG      |

|   |     | PIN NUM | PIN CONN       | COLOR | WIRE SPEC. |
|---|-----|---------|----------------|-------|------------|
| 4 | TTL | 1       | TTL SIGNAL (-) | BLACK | UL1007     |
|   |     | 2       | TTL SIGNAL (+) | RED   | 24AWG      |

# 9. PSMC Interface (PMBus - FW ID P20000)

Following Chapter provide details information of the utilized PSMC Interface protocol utilized. The Interface protocol can be recognized by it's ID.

By Default the PMBus shall be utilized to achieve the best compatibility with current applications.

A customization of the PSMC Interface is possible and would accordingly reflected in a different FW ID and different specification compared to the PMBus ones.

#### 9.1. Data Formats

The Data format for current, voltage, power, temperature, and fan speed shall use the PMBus linear format.

Linear data format:  $X = Y \cdot 2^N$ 

X = the sensor value in volts, amps, watts, degrees C, or RPM

Y = mantissa

 $N = exponent. \ The \ exponents \ are \ fixed \ for \ each \ power \ supply \ and \ define \ the \ resolution \ for \ each \ sensor..$ 

#### 9.2. Power Sensors

The following PMBus commands shall be supported for the purpose of monitoring currents, voltages, and power. All sensors shall continue providing real time data as long as the PMBus device is powered. This means in standby mode the main output(s) of the power supply shall be zero amps and zero volts.

**Table 36 - PMBus Sensor Commands** 

| PMBus command | Description                                                                                                                                                                                                           |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| READ_PIN      | AC input power to the power supply in watts. This shall be monitored as close to the power supply's AC input connector as possible.                                                                                   |  |
| READ_FAN      | Fan speed in RPM of fan sensor.                                                                                                                                                                                       |  |
| READ_IOUT     | Output current in amps. For multi output power supplies the PAGE command shall be used to read the output currents. Smaller outputs like 5VSB that may not have a PMBus sensor may not support the READ_IOUT command. |  |
| READ_TEMP     | Temperature in degrees C of temp sensor                                                                                                                                                                               |  |

#### **9.2.1. VOUT MODE**

For reading output voltages the power supply shall support the VOUT\_MODE command to report the output



**PAGE:37 OF 40** 

voltage formatting for the READ\_VOUT command. The VOUT\_MODE shall be set to Linear.

### 9.2.2. Sensor Averaging

The sensor registers for monitoring input/output power, current, and voltage shall contained averaged data, not instantaneous peak data. The power supply shall refresh the sensor data at a rate no slower than about once every second.

READ\_IIN and READ\_VIN shall contain RMS values over about a 1 second interval.

READ\_PIN, READ\_POUT, READ\_IOUT, and READ\_VOUT shall contain average values over about a 1 second interval.

# 9.3. Thermal management

The following command shall be supported for monitoring temperature, monitor fan speed, and controlling the power supply fan.

The fan monitoring shall be configured to provide a value in RPM. The fan control shall be in RPM. All temperature sensors and fans in the power supply shall be accessible via PMBus.

<u>Command</u> <u>Description</u>

READ\_TEMPERATURE\_1, \_2, \_3 Returns the temperature in degrees C of temp sensor 1, 2, 3

READ\_FAN\_SPEED\_1,\_2,\_3,\_4 Returns the fan speed in RPM of fan sensor 1, 2, 3, 4

FAN\_CONFIG\_1\_2 Returns the configuration of Fan 1 and Fan 2 in the power supply FAN\_CONFIG\_3\_4 Returns the configuration of Fan 3 and Fan 4 in the power supply

FAN\_COMMAND\_1, \_2 Allows system to request fans in the power supply to be set to

the defined RPM.

FAN\_COMMAND\_3, \_4 The system cannot cause the power supply fan to run slower

than the power supply needs for cooling.

### FAN\_CONFIG\_1\_2 & FAN\_CONFIG\_3, \_4

| Bit(s) | Meaning                  |
|--------|--------------------------|
| 7      | Fan 1/3 presence         |
| 6      | Fan 1/3 commanded in RPM |
| 5:4    | Not used                 |
| 3      | Fan 2/4 presence         |
| 2      | Fan 2/4 commanded in RPM |
| 1:0    | Not used                 |

# 9.4. Status commands

The following PMBus status commands shall be supported.

CLEAR\_FAULTS
STATUS\_WORD
STATUS\_IOUT
STATUS\_INPUT
STATUS\_TEMPERATURE
STATUS\_FANS\_1\_2
STATUS\_FANS\_3\_4
STATUS\_CML



**PAGE:38 OF 40** 

#### 9.5. Limit commands

The following PMBus commands shall be supported to allow the system to set warning limits. If one of the warning limits are exceeded the appropriate bit in the status register shall be set and the SMBAlert signal shall be asserted.

**Command** 

IOUT\_OC\_WARN\_LIMIT

OT\_WARN\_LIMIT\_1, \_2, \_3, \_4

IIN\_OC\_WARN\_LIMIT

POUT\_OP\_WARN\_LIMIT

PIN\_OP\_WARN\_LIMIT

Meaning

output over current warning limit

over temperature warning limit for temp sensor n

Input over current warning limit

output over power warning limit

Input over power warning limit

## 9.5.1. Default Limits for System Controllable Limits

The default values for system controllable limits shall be set to the power supplies maximum capabilities.

#### 9.5.2. Manufacturer Controlled Limits

The limit for indicating a fan fault and warning condition is strictly controlled by the power supply manufacturer. No method shall be provided to allow the system to change these values. All fault limits shall be set by the power supply manufacturer and is strictly controlled by the power supply manufacturer. No methods shall be provided to allow the system to change these values.

#### 9.6. Faults and Error Correction

The power supply shall support PEC protocols as well as the STATUS\_CML command to support error checking and handling. Unsupported commands may or may not respond with a NACK but must always set the communication error status bit in STATUS\_CML.

# 9.7. Capability and inventory reporting

The follow commands shall be supported for discovery of the power supplies capabilities.

<u>Command</u>

CAPABILITY QUERY <u>Meaning</u>

Defines the power supplies PEC support, bus speed, and support of SMBAlert

Used to determine if the power supply supports a specific command

The PAGE command is used to QUERY a specific output of a multi output power

supply

Revision and inventory information

PMBUS\_REVISION

MFR ID

MFR\_MODEL

MFR\_REVISION

MFR\_LOCATION

MFR\_DATE

MFR\_SERIAL

Power supply ratings and capabilities

MFR\_PIN\_ACCURACY

MFR\_VIN\_MIN

MFR\_VIN\_MAX

MFR\_IIN\_MAX

 $MFR\_PIN\_MAX$ 

MFR\_VOUT\_MIN MFR\_VOUT\_MAX

MFR\_IOUT\_MAX

MFR\_POUT\_MAX

MFR\_TAMBIENT\_MAX



**PAGE:39 OF 40** 

MFR\_EFFICIENCY\_LL MFR\_EFFICIENCY\_HL

# 9.8. Write Protection(OPTION)

The WRITE\_PROTECT command shall be supported in the following configurations. WRITE\_PROTECT shall default to "1000 0000" to disable all commands but the WRITE\_PROTECT when the power supply is powered off and back on.

<u>Data Byte Value</u> <u>Meaning</u>

1000 0000 Disables all commands but the WRITE\_PROTECT

0100 0000 Disables all commands but the WRITE\_PROTECT and PAGE

0000 0000 Enables writes to all commands

#### 9.9. Interrupts

The SMBAlert# side band interrupt signal shall be supported. The SMBAlert# signal shall assert as quickly as possible if any of the following events occur. It is desired to have less than a 2msec delay time for asserting the SMBAlert# signal whenever possible.

# SMBAlert# assertion conditions

**IOUT** over current warning

IOUT over current fault

POUT over power warning

POUT over power fault

IIN over current warning

PIN over power warning

VIN under voltage warning

VIN under voltage fault

Power good de-asserts

Power supply failure

## 9.10. Firmware upgrade

The power supply module should support firmware upgrades via I2C bus.